), we

37 marks

### **Instructions:**

- 1. Provide justification/steps for each solution. Answers without reasoning will be awarded 0 marks.
- 2. Answer questions in order. Answer all parts of a question at one place. Answers written in different order will not be graded.
- 3. Label x,y axis and other significant parameters in any plot you draw.
- 4. Feel free to make appropriate approximations in your calculations or assumptions in your analysis. But be sure to mention them clearly in your answer paper.

Question 1a 3 marks

Compute Thevenin equivalent of this circuit as seen from the terminals a-b



### **Solutions**

To compute open circuit voltage, let a-b are open. Then  $V_{ab} = v_{th}$ .

Applying KCL we get

$$15 = \mathbf{I}_o + 0.5\mathbf{I}_o \implies \mathbf{I}_o = 10 \text{ A}$$

Applying KVL to the loop on the right-hand side obtain

$$-\mathbf{I}_{o}(2-j4) + 0.5\mathbf{I}_{o}(4+j3) + \mathbf{V}_{Th} = 0$$

or

$$\mathbf{V}_{\text{Th}} = 10(2 - j4) - 5(4 + j3) = -j55$$

Thus, the Thevenin voltage is

$$V_{Th} = 55 / -90^{\circ} V$$



To obtain Z<sub>Th</sub>, we remove the independent source. Due to the pres-To obtain of the dependent current source, we connect a 3-A current source of the dependent current source arbitrary value chosen for convenience here, a number discource of the dependent value chosen for convenience here, a number divisible of currents leaving the node) to terminals a-b as she (3 is an arbitrary vision of currents leaving the node) to terminals a-b as shown in by the node, KCL gives Fig. 10.26(b). At the node, KCL gives

$$3 = \mathbf{I}_o + 0.5\mathbf{I}_o \Rightarrow \mathbf{I}_o = 2\mathbf{A}$$

Applying KVL to the outer loop in Fig. 10.26(b) gives

$$\mathbf{V}_s = \mathbf{I}_o(4+j3+2-j4) = 2(6-j)$$

The Thevenin impedance is

$$\mathbf{Z}_{\text{Th}} = \frac{\mathbf{V}_s}{\mathbf{I}_s} = \frac{2(6-j)}{3} = 4 - j0.6667 \ \Omega$$

Note that any other current source can be added. Or some one can use Is current and compute Vs in terms of Is.

**Question 1b** 3 marks

Use the superposition theorem to find i in the circuit given on the right.



### **Solution**

For 12 V source, keep 24V short and 3A open to get



### For 24 V



hence from current division, i=-7/4\*4/(3+4)=-1A

### For 3 A



From current division

again from current division

from superposition, total current i= 2-1+1=2A

### Question 2a

Determine the voltage across the resistor in the circuit shown below. Assume that cut-in voltage of both diode and Zener diode is 0.7V and that Zener voltage is 3V.

 $\begin{array}{c|c} 2 \text{ marks} \\ \hline \\ 1 \text{ k} \Omega \\ \hline \\ \end{array}$ 



### Solution

Let us assume that Diode D2 is forward biased. Assume Zener is like a 3V battery. The circuit can be written as

Let us calculate the current to check our assumption

$$-6+0.7+3+i\times10^{3}+2=0 \Rightarrow i=0.3mA$$
$$-6+0.7+3+v_{O}=0 \Rightarrow v_{O}=2.3V$$

Hence, the assumption is correct.

The voltage across the resistor is 0.3V.

**Question 2b** 

4 marks

Write down the impedance model of the following circuit.



Using the impedance model, compute the frequency response of the circuit  $ie^{\frac{V_0(\omega)}{V_i(\omega)}}$ .

Sketch its bode plot for  $R_1C_1 = 10$  and  $R_2C_2 = .01$ . Mark all labels, slopes and axes.

Hint: The frequency response or the transfer function of a system is the ratio between output and input complex phasors.

#### **Solution**

Impedance model is



After first part

$$V_{o1} = -V_i \frac{X_{c1}}{R_1}$$

After second part

$$V_o = V_{o1} \left( 1 + \frac{R_2}{X_{c2}} \right)$$

Total

$$V_{o} = -V_{i} \left(1 + \frac{R_{2}}{X_{c2}}\right) \frac{X_{c1}}{R_{1}}$$

$$\frac{V_{o}}{V_{i}} = -\left(1 + \frac{R_{2}}{X_{c2}}\right) \frac{X_{c1}}{R_{1}} = -\left(1 + j\omega R_{2}C_{2}\right) \frac{1}{j\omega C_{1}R_{1}}$$

For values given



Question 3a 4 marks

Determine the minimized product of sum (PoS) expression for the K-map shown below. Implement this expression using only NOR gates. Assume that complements of input variables are also available and need not be generated using gates.

| $\chi_3 X_4$ |    |    |    |    |  |
|--------------|----|----|----|----|--|
| $x_1x_2$     | 00 | 01 | 11 | 10 |  |
| 00           | 1  | 1  | 1  | 0  |  |
| 01           | 0  | 1  | 0  | 0  |  |
| 11           | 0  | 0  | 0  | 0  |  |
| 10           | 1  | 0  | 1  | 0  |  |

### Solution

| $\chi_3$ | <b>(</b> <sub>4</sub> |    |    |    |
|----------|-----------------------|----|----|----|
| $x_1x_2$ | 00                    | 01 | 11 | 10 |
| 00       | 1                     | 1  | 1  | 0  |
| 01       | 0                     | 1  | :0 | 0: |
| 11       | 0                     | 0: | 0. | 0. |
| 10       | 1                     | 0  | 1  | 0  |

$$F = (\overline{x_3} + x_4).(\overline{x_3} + \overline{x_2}).(x_4 + \overline{x_2}).(\overline{x_1} + x_3 + \overline{x_4})$$



### **Question 3b**

In this question, we will make a digital circuit which extract kth bit of a given n-bit number

Consider a 3-bit number A.

Consider a 2-bit number S which represents decimal number k (from 0 to 3).

Output Y is the kth bit of A, if k>0, otherwise Y=0.

Write down the truth table of Y for all possible values of S.

Find out the SOP Boolean expression of Y.

Implement the expression using 4x1 Multiplexer

### **Solutions:**

The truth table is

| S_1 | $S_0$ | Y    |
|-----|-------|------|
| 0   | 0     | 0    |
| 0   | 1     | A[1] |
| 1   | 0     | A[2] |
| 1   | 1     | A[3] |

The Boolean Expression is

$$Y = A[1] \overline{S_1} S_0 + A[2] \overline{S_0} S_1 + A[3] S_0 S_1$$



4 marks

### Question 4a)

Design a counter using 3 T flip-flops such that it generates the following sequences of state QAQBQC (010,110,001,011,010). Consider all unused states as "Don't care". Clearly mention the flip-flops, show different components of the design, the simplified expressions for the T inputs of the flip flops.

| Pre | viou | S | Next state |   | TA | TB | TC |   |
|-----|------|---|------------|---|----|----|----|---|
| Sta | te   |   |            |   |    |    |    |   |
| A   | В    | C | A          | В | C  |    |    |   |
| 0   | 1    | 0 | 1          | 1 | 0  | 1  | 0  | 0 |
| 1   | 1    | 0 | 0          | 0 | 1  | 1  | 1  | 1 |
| 0   | 0    | 1 | 0          | 1 | 1  | 0  | 1  | 0 |
| 0   | 1    | 1 | 0          | 1 | 0  | 0  | 0  | 1 |

## Using KMaps

## 1. TA

| BC∖A | 0 | 1 |
|------|---|---|
| 00   | X | X |
| 01   | 0 | X |
| 11   | 0 | X |
| 10   | 1 | 1 |

 $TA = \bar{C}$ 

# 2. TB

| BC∖A | 0 | 1 |
|------|---|---|
| 00   | X | X |
| 01   | 1 | X |
| 11   | 0 | X |
| 10   | 0 | 1 |

 $TB = \bar{B} + A$ 

## 3. TC

|    | 4. | BC∖A | 0 | 1 |
|----|----|------|---|---|
| 00 |    |      | X | X |
| 01 |    |      | 0 | X |
| 11 |    |      | 1 | X |
| 10 |    |      | 0 | 1 |

TC = BC + A



Question 4b 3 marks

Implement the following logic using 8x1 multiplexer with x,y,z as the control inputs.

$$u = xy + \bar{x} \bar{y} z$$



**Question 5a** 

4 marks

Consider a new type of Flip-flop with two inputs A and B whose characteristic table is as follows.

Write down its excitation table. Then implement the flip-flop using a D flip-flop and a 4 to 1 multiplexer

| Α | В | Q                |
|---|---|------------------|
| 0 | 0 | $\overline{Q_n}$ |
| 0 | 1 | 1                |
| 1 | 0 | $Q_n$            |
| 1 | 1 | 0                |

| Qn | Qn+1 | A | В |
|----|------|---|---|
| 0  | 0    | 1 | X |
| 0  | 1    | 0 | X |
| 1  | 0    | 0 | 0 |
|    |      | 1 | 1 |
| 1  | 1    | 1 | 0 |
|    |      | 0 | 1 |

Multiplexer



**Question 5b** 

2 marks

Write down the typical stages in processor running an instruction e.g. ADD A=B, C

- 1. first the instruction is fetched from the memory.
- 2. then the instruction is decoded.
- 3. then B and C will be read from the memory.
- 4. Execute instruction will compute B+C
- 5. Answer is written back to the memory at the address of A

**Question 5c** 

2 marks

Explain why do we break the process into stages compared to having a single stage implementing all calculations.

To save computation cycles.

If a single stage is used, then next instruction can only run after previous instruction is completed.

When multiple stages are used, each stage can handle a different instruction, leading to a pipeline.

Pipelining refers to the use of each stage by a different instruction in the following order. Pipelining attempts to keep every part of the processor busy with some instruction by dividing incoming instructions into a series of sequential steps by different processor units with different parts of instructions processed in parallel.

d.

2 marks

What does processor access memory?

Via a Bus such as AXI. On axi bus there is a master and there is a slave. When processor wants to read something, it turns on the axi address and read control signal. The device at this address responds with the corresponding data and read valid.

Similarly axi write also occurs.